Marvell Technology logo
Staff Engineer, Physical Design
OTHERPetah Tikva

Summary

Location

Petah Tikva

Type

OTHER

Explore Jobs

About this role

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, and networking applications.

What You Can Expect

You will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process. Every day, you’ll be working hands-on to triage workflows, whether you’re running RTL code through synthesis and place and route (PnR) tools to create the physical view of the chip, analyzing performance by running timing analysis, verifying a robust power grid by performing EMIR analysis, etc. There are many sign-off checks that need to happen to verify that the database is ready to move on to the next level, and it’s your responsibility to review completed runs for errors or create optimizations from successful runs.  

What We're Looking For

To be successful in this role you must:

  • Bachelor’s, Master’s, or PhD degree in Electrical Engineering, Computer Engineering, or a related field.
  • 3+ years of experience in physical design with a focus on block-level PNR for advanced CMOS process nodes (e.g., 7nm, 5nm, or below).
  • Working experience with industry-standard EDA tools for physical design, including Cadence Genus and Innovus, and Synopsys IC Compiler and Fusion Compiler.
  • Working knowledge of static timing analysis tools such as Tempus or PrimeTime and EM/IR-Drop/Crosstalk analysis tools like Voltus or PrimeRail is advantageous.
  • Working knowledge of physical verification and formal verification tools (e.g., Calibre, LEC, Formality) is advantageous.
  • Enjoy learning by doing the work and having access to guides and a mentor.
  • Be willing to raise your hand and volunteer for learning opportunities you may not have experienced before.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity 

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-AO1

Other facts

Tech stack
Physical Design,CMOS,EDA Tools,Cadence Genus,Innovus,Synopsys IC Compiler,Fusion Compiler,Static Timing Analysis,EM/IR-Drop Analysis,Crosstalk Analysis,Physical Verification,Formal Verification,Calibre,LEC,Formality

About Marvell Technology

We believe that infrastructure powers progress. That execution is as essential as innovation. That better collaboration builds better technology. At Marvell, We go all in with you.

Focused and determined, we unite behind your goals as our own. We leverage our unrivaled portfolio of infrastructure technology to identify the best solution for your unique needs. And we sit shoulder-to-shoulder with your teams to build it. Agile in our thinking, and our partnerships, we look for unexpected connections that deliver a competitive edge and reveal new opportunities. At Marvell, we’re driven by the belief that how we do things matters just as much as what we do. Because, with a foundation built on partnership, anything is possible.

Team size: 5,001-10,000 employees
LinkedIn: Visit
Industry: Semiconductor Manufacturing
Founding Year: 1995

What you'll do

  • You will work on the physical design and methodology for next-generation processor chips. Responsibilities include triaging workflows, running RTL code through synthesis and place and route tools, and performing various analyses.

Ready to join Marvell Technology?

Take the next step in your career journey

Frequently Asked Questions

What does a Staff Engineer, Physical Design do at Marvell Technology?

As a Staff Engineer, Physical Design at Marvell Technology, you will: you will work on the physical design and methodology for next-generation processor chips. Responsibilities include triaging workflows, running RTL code through synthesis and place and route tools, and performing various analyses..

Why join Marvell Technology as a Staff Engineer, Physical Design?

Marvell Technology is a leading Semiconductor Manufacturing company.

Is the Staff Engineer, Physical Design position at Marvell Technology remote?

The Staff Engineer, Physical Design position at Marvell Technology is based in Petah Tikva, Center District, Israel. Contact the company through Clera for specific work arrangement details.

How do I apply for the Staff Engineer, Physical Design position at Marvell Technology?

You can apply for the Staff Engineer, Physical Design position at Marvell Technology directly through Clera. Click the "Apply Now" button above to start your application. Clera's AI-powered platform will help match your profile with this opportunity and guide you through the application process. You can also learn more about Marvell Technology on their website.