Google logo
Signal and Power Integrity Engineer
full-timeSunnyvale$156k - $229k

Summary

Location

Sunnyvale

Salary

$156k - $229k

Type

full-time

Explore Jobs

About this role

Minimum qualifications:

  • Bachelor's degree in Mechanical, Material, Electrical Engineering, Technology, Science, a related field, or equivalent practical experience.
  • 4 years of experience in SI/PI design for chip/package or system PCB.
  • Experience in industry SIPI modeling tool chains (e.g., HFSS, ADS, Sigrity, Siwave, etc.).

Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering, Computer Engineering, Computer Science, or a related field.
  • Signal and power integrity experience with various high speed interconnects (e.g., HBMx, D2D, Ethernet, PCIe, etc.).
  • Experience with 2.5D/3D package design such as silicon interposer, silicon bridge, 3D die stacking.
  • Cross-functional experience and co-design with chip top design, physical design, STA, package, system and validation teams.
  • Familiar with post SI test environment on memory or high speed serdes.
  • Proficient programming skill and data analysis skill with MATLAB, python, C++, etc. to establish automation flows and data processing.

About the job:

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a Chip Package SI/PI Engineer, you will be responsible for the chip package design with signal/power integrity simulation and characterization in the chip, package and system level. Within a concurrent engineering environment, you will be the main part of a larger team with system architects, ASIC engineers, and other SI/PI engineers. You will work with multi cross-functional teams including chip design team, board design team, system design team as well as vendors. You will drive chip packaging signal and power implementations to meet chip, package and system electrical requirements.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

The US base salary range for this full-time position is $156,000-$229,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities:

  • Drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology, influencing product definition, chip floorplan, power tree structures, and netlists.
  • Lead the development of next-generation memory interfaces and evaluate high-speed Interface IP, considering IO PHY, physical design, and SI/PI requirements.
  • Manage Post-Silicon validation and qualification of high-speed interfaces for New Product Introduction (NPI), ensuring performance meets production standards.
  • Partner with chip/system design teams and external vendors to define SI/PI design targets, set chip boundaries, and balance SI/PI and DFM tradeoffs for production closure.
  • Develop innovative methodologies to enhance simulation accuracy and productivity while providing critical feedback on chip floorplans to optimize routability and signal integrity.

Other facts

Tech stack
Signal Integrity,Power Integrity,Chip Design,PCB Design,High Speed Interfaces,SIPI Modeling Tools,2.5D Design,3D Design,Cross-Functional Collaboration,Post-Silicon Validation,MATLAB,Python,C++,Data Analysis,Automation,Memory Interfaces

About Google

As there is no specific information available about the company from the provided sources, I am unable to generate a tailored company description. Please provide additional details about the company's industry, services, or unique value proposition for a more accurate description.

Team size: 10,001+ employees
LinkedIn: Visit
Industry: Software Development

What you'll do

  • Drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology. Partner with chip/system design teams and external vendors to define SI/PI design targets and balance SI/PI and DFM tradeoffs.

Ready to join Google?

Take the next step in your career journey

Frequently Asked Questions

What does Google pay for a Signal and Power Integrity Engineer?

Google offers a competitive compensation package for the Signal and Power Integrity Engineer role. The salary range is USD 156k - 229k per year. Apply through Clera to learn more about the full compensation details.

What does a Signal and Power Integrity Engineer do at Google?

As a Signal and Power Integrity Engineer at Google, you will: drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology. Partner with chip/system design teams and external vendors to define SI/PI design targets and balance SI/PI and DFM tradeoffs..

Why join Google as a Signal and Power Integrity Engineer?

Google is a leading Software Development company. The Signal and Power Integrity Engineer role offers competitive compensation.

Is the Signal and Power Integrity Engineer position at Google remote?

The Signal and Power Integrity Engineer position at Google is based in Sunnyvale, California, United States. Contact the company through Clera for specific work arrangement details.

How do I apply for the Signal and Power Integrity Engineer position at Google?

You can apply for the Signal and Power Integrity Engineer position at Google directly through Clera. Click the "Apply Now" button above to start your application. Clera's AI-powered platform will help match your profile with this opportunity and guide you through the application process. You can also learn more about Google on their website.