Cadence Design Systems logo
Sr Principal Application Engineer
full-timeSan Jose$143k - $266k

Summary

Location

San Jose

Salary

$143k - $266k

Type

full-time

Explore Jobs

About this role

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

As an expert Digital Implementation and Signoff Field Applications Engineering (AE) , you will work side-by-side with our leading edge customers. With your expertise, you'll help them deploy Cadence’s market-leading technologies in Synthesis, P&R, and Signoff to meet/exceed their PPA targets, achieve faster design closure, and turn their design concepts into reality. The greater your powers, the more business opportunities you'll help bring to the table. You will also work directly with the Cadence R&D group to drive the customer requirements and influence the direction of Cadence next-generation products and technologies.

At Cadence, customers are at the heart of everything we do. Talented leaders like you are what enable us to materialize this passion into results. By working directly with Cadence R&D and driving customer engagements, you will enhance your in-depth knowledge in nanometer design, unlock unique expertise in digital design implementation, and level up your communication, customer, and sales skills.

Key Responsibilities

  • Be part of  team of Application Engineers providing technical support to Cadence customers in the areas of Backend Digital Design Implementation and Signoff including Place and Route, Design Closure, and timing/power signoff
  • Guide customers on how to best utilize Cadence technologies to achieve their design goals and meet project schedules
  • Collaborate with team to conduct technical presentations and product demonstrations
  • Drive technical evaluations/benchmarks to success
  • Work closely with R&D to enhance the tools and methodologies to meet and exceed customer’s requirements
  • Drive adoption and proliferation of Cadence tools and technologies 
  • Provide guidance to the team to amend & augment the flow as needed using Tcl and/or other programming skills to meet objectives and improve results/flows
  • Capture best practices and lessons learned from current evaluations/benchmarks and utilize to improve efficiency and success rate in next engagements 

Job Requirements

Minimum

  • 10+ years of industry Physical Design experience
  • BS degree Computer Science/Engineering, Electrical, Engineering, or related field
  • Strong knowledge in Digital Design Fundamentals, Semiconductor fundamentals, and Static Timing Analysis is required
  • Prior experience with IC digital implementation flows and backend EDA tools including Place and Route, IR Drop, backend design timing and power closure
  • Experience with advanced nodes 10nm and below
  • Experience in scripting languages such as Tcl/Perl/Python is a must
  • Strong customer-facing communication and problem-solving skills
  • Strong personal drive for continuous learning and expanding professional skill sets
  • Strong verbal, written, and customer communication skills

Preferred

  • MS degree Computer Science/Engineering, Electrical, Engineering, or related field
  • Prior experience with IC digital implementation flows and font-end EDA tools including Synthesis, DFT, and Logical Equivalence Checking
  • Prior experience with Cadence tools such as Genus, Innovus, Conformal, Tempus, Modus, Voltus or ICC, ICC2, DC or Primetime is highly desired
  • Experience with advanced nodes 5nm and below

The annual salary range for California is $143,500 to $266,500. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We’re doing work that matters. Help us solve what others can’t.

Other facts

Tech stack
Digital Design Fundamentals,Semiconductor Fundamentals,Static Timing Analysis,IC Digital Implementation,Backend EDA Tools,Place and Route,IR Drop,Timing Closure,Power Closure,Scripting Languages,Tcl,Perl,Python,Customer Communication,Problem Solving,Continuous Learning

About Cadence Design Systems

Cadence is a market leader in AI and digital twins, pioneering the application of computational software to accelerate innovation in the engineering design of silicon to systems. Our design solutions, based on Cadence’s Intelligent System Design™ strategy, are essential for the world’s leading semiconductor and systems companies to build their next-generation products from chips to full electromechanical systems that serve a wide range of markets, including hyperscale computing, mobile communications, automotive, aerospace, industrial, life sciences and robotics. In 2024, Cadence was recognized by the Wall Street Journal as one of the world’s top 100 best-managed companies. Cadence solutions offer limitless opportunities—learn more at www.cadence.com.

Team size: 10,001+ employees
LinkedIn: Visit
Industry: Software Development

What you'll do

  • The role involves providing technical support to Cadence customers in Backend Digital Design Implementation and Signoff. You will guide customers in utilizing Cadence technologies to achieve design goals and collaborate with R&D to enhance tools and methodologies.

Ready to join Cadence Design Systems?

Take the next step in your career journey

Frequently Asked Questions

What does Cadence Design Systems pay for a Sr Principal Application Engineer?

Cadence Design Systems offers a competitive compensation package for the Sr Principal Application Engineer role. The salary range is USD 144k - 267k per year. Apply through Clera to learn more about the full compensation details.

What does a Sr Principal Application Engineer do at Cadence Design Systems?

As a Sr Principal Application Engineer at Cadence Design Systems, you will: the role involves providing technical support to Cadence customers in Backend Digital Design Implementation and Signoff. You will guide customers in utilizing Cadence technologies to achieve design goals and collaborate with R&D to enhance tools and methodologies..

Why join Cadence Design Systems as a Sr Principal Application Engineer?

Cadence Design Systems is a leading Software Development company. The Sr Principal Application Engineer role offers competitive compensation.

Is the Sr Principal Application Engineer position at Cadence Design Systems remote?

The Sr Principal Application Engineer position at Cadence Design Systems is based in San Jose, California, United States. Contact the company through Clera for specific work arrangement details.

How do I apply for the Sr Principal Application Engineer position at Cadence Design Systems?

You can apply for the Sr Principal Application Engineer position at Cadence Design Systems directly through Clera. Click the "Apply Now" button above to start your application. Clera's AI-powered platform will help match your profile with this opportunity and guide you through the application process. You can also learn more about Cadence Design Systems on their website.